Roll No.: E42067

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity HA is
  Port (a:in STD_LOGIC;
      b:in STD_LOGIC;
      sum: out STD_LOGIC;
      carry : out STD_LOGIC);
end HA;
architecture Behavioral of HA is
begin
sum<= a xor b;
carry<= a and b;
end Behavioral;
```

```
Full adder Program
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity fa is
  Port (a:in STD_LOGIC;
      b:in STD_LOGIC;
      cin: in STD_LOGIC;
      s:out STD_LOGIC;
      cot: out STD_LOGIC);
end fa;
architecture Behavioral of fa is
component HA
```

```
Port (a:in STD_LOGIC;
b:in STD_LOGIC;
sum:out STD_LOGIC;
carry:out STD_LOGIC);
end component;
signal s1, c1, c2: std_logic;

begin
HA1: HA port map(a,b, s1, c1);
HA2: HA port map(s1, cin, s, c2);
cot<= c1 or c2;
end Behavioral;
```





## User Constraint file

net a loc = p87;

net b loc= p86;

net cin loc= p85;

net s loc = p162;

net cot loc = p165;

Design summay

Release 14.1 - xst P.15xf (nt64)

Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.

--> Parameter TMPDIR set to xst/projnav.tmp

Total REAL time to Xst completion: 0.00 secs

Total CPU time to Xst completion: 0.09 secs

| > Parameter xsthdpdir set to xst             |
|----------------------------------------------|
|                                              |
| Total REAL time to Xst completion: 0.00 secs |
|                                              |
| Total CPU time to Xst completion: 0.09 secs  |
| > Reading design: fa.prj                     |
| TABLE OF CONTENTS                            |
| 1) Synthesis Options Summary                 |
| 2) HDL Compilation                           |
| 3) Design Hierarchy Analysis                 |
| 4) HDL Analysis                              |
| 5) HDL Synthesis                             |
| 5.1) HDL Synthesis Report                    |
| 6) Advanced HDL Synthesis                    |
| 6.1) Advanced HDL Synthesis Report           |
| 7) Low Level Synthesis                       |
| 8) Partition Report                          |
| 9) Final Report                              |
| 9.1) Device utilization summary              |
| 9.2) Partition Resource Summary              |
| 9.3) TIMING REPORT                           |
|                                              |
|                                              |
|                                              |
| * Synthesis Options Summary *                |

\_\_\_\_\_\_

---- Source Parameters

Input File Name : "fa.prj"

Input Format : mixed

Ignore Synthesis Constraint File: NO

---- Target Parameters

Output File Name : "fa"

Output Format : NGC

Target Device : xc3s400-5-pq208

---- Source Options

Top Module Name : fa

Automatic FSM Extraction : YES

FSM Encoding Algorithm : Auto

Safe Implementation : No

FSM Style : LUT

RAM Extraction : Yes

RAM Style : Auto

ROM Extraction : Yes

Mux Style : Auto

Decoder Extraction : YES

Priority Encoder Extraction : Yes

Shift Register Extraction : YES

Logical Shifter Extraction : YES

XOR Collapsing : YES

ROM Style : Auto

Mux Extraction : Yes

Resource Sharing : YES

Asynchronous To Synchronous : NO

Multiplier Style : Auto

Automatic Register Balancing : No

---- Target Options

Add IO Buffers : YES

Global Maximum Fanout : 500

Add Generic Clock Buffer(BUFG) : 8

Register Duplication : YES

Slice Packing : YES

Optimize Instantiated Primitives : NO

Use Clock Enable : Yes

Use Synchronous Set : Yes

Use Synchronous Reset : Yes

Pack IO Registers into IOBs : Auto

Equivalent register Removal : YES

---- General Options

Optimization Goal : Speed

Optimization Effort : 1

Keep Hierarchy : No

Netlist Hierarchy : As\_Optimized

RTL Output : Yes

Global Optimization : AllClockNets

Read Cores : YES

Write Timing Constraints : NO

Cross Clock Analysis : NO

Hierarchy Separator :/

Bus Delimiter : <>

Case Specifier : Maintain

| Slice Utilizati | ion Ratio : 100                                                                                 |
|-----------------|-------------------------------------------------------------------------------------------------|
| BRAM Utiliza    | ation Ratio : 100                                                                               |
| Verilog 2001    | : YES                                                                                           |
| Auto BRAM I     | Packing : NO                                                                                    |
| Slice Utilizati | ion Ratio Delta : 5                                                                             |
|                 |                                                                                                 |
| =======         | =======================================                                                         |
|                 |                                                                                                 |
|                 |                                                                                                 |
| =======         | =======================================                                                         |
| *               | HDL Compilation *                                                                               |
| =======         |                                                                                                 |
| Compiling vh    | ndl file "C:/.Xilinx/ha/HA.vhd" in Library work.                                                |
| Architecture    | behavioral of Entity ha is up to date.                                                          |
| Compiling vh    | ndl file "C:/.Xilinx/ha/fa.vhd" in Library work.                                                |
| Architecture    | behavioral of Entity fa is up to date.                                                          |
|                 |                                                                                                 |
|                 | =======================================                                                         |
| *               | Design Hierarchy Analysis *                                                                     |
|                 | =======================================                                                         |
| Analyzing hie   | erarchy for entity <fa> in library <work> (architecture <behavioral>).</behavioral></work></fa> |
|                 |                                                                                                 |
| Analyzing hie   | erarchy for entity <ha> in library <work> (architecture <behavioral>).</behavioral></work></ha> |
|                 |                                                                                                 |
|                 |                                                                                                 |
| =======         | =======================================                                                         |
| *               | HDL Analysis *                                                                                  |
| =======         | =======================================                                                         |
|                 |                                                                                                 |

Analyzing Entity <fa> in library <work> (Architecture <behavioral>).

| Entity <fa> a</fa> | analyzed. Unit <fa> g</fa>                                                       | enerated.            |                                                                 |          |         |
|--------------------|----------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------|----------|---------|
| Analyzing Er       | ntity <ha> in library</ha>                                                       | <work> (Archi</work> | tecture <behavio< th=""><th>oral&gt;).</th><th></th></behavio<> | oral>).  |         |
| Entity <ha></ha>   | analyzed. Unit <ha></ha>                                                         | > generated.         |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
| =======            | =========                                                                        | =======              | ========                                                        | :======= | ======= |
| *                  | HDL Synthesis                                                                    |                      | *                                                               |          |         |
| =======            | =======================================                                          | ========             | =========                                                       | :======= | ======= |
|                    |                                                                                  |                      |                                                                 |          |         |
| Performing         | bidirectional port re                                                            | solution             |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
| Synthesizing       | g Unit <ha>.</ha>                                                                |                      |                                                                 |          |         |
| Related so         | ource file is "C:/.Xilin                                                         | x/ha/HA.vhd"         |                                                                 |          |         |
| Found 1-b          | nit xor2 for signal <su< td=""><td>ım&gt;.</td><td></td><td></td><td></td></su<> | ım>.                 |                                                                 |          |         |
| Unit <ha> sy</ha>  | ynthesized.                                                                      |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
| Synthesizing       | g Unit <fa>.</fa>                                                                |                      |                                                                 |          |         |
| Related so         | ource file is "C:/.Xilin                                                         | x/ha/fa.vhd".        |                                                                 |          |         |
| Unit <fa> sy</fa>  | nthesized.                                                                       |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          | ======= |
| HDL Synthes        | sis Report                                                                       |                      |                                                                 |          |         |
|                    |                                                                                  |                      |                                                                 |          |         |
| Macro Statis       | stics                                                                            |                      |                                                                 |          |         |
| # Xors             |                                                                                  | : 2                  |                                                                 |          |         |
| 1-bit xor2         |                                                                                  | : 2                  |                                                                 |          |         |

| =======      | ======================================= | ========          |                | ======== |          |
|--------------|-----------------------------------------|-------------------|----------------|----------|----------|
|              |                                         |                   |                |          |          |
| =======      | -=========                              | ========          |                | =======  |          |
| *            | Advanced HDL Synthe                     | esis              | *              |          |          |
|              | navaneca (182 Synthe                    | 2313              |                |          |          |
| ========     |                                         | =========         | =======        | ======== | ======== |
|              |                                         |                   |                |          |          |
|              |                                         |                   |                |          |          |
| ========     |                                         | ========          | =======        | ======== | =======  |
| Advanced H   | IDL Synthesis Report                    |                   |                |          |          |
| , avaneca ii | DE SYMMESIS REPORT                      |                   |                |          |          |
|              |                                         |                   |                |          |          |
| Macro Stati  | stics                                   |                   |                |          |          |
| # Xors       | : 2                                     | 2                 |                |          |          |
| 1-bit xor2   | :                                       | 2                 |                |          |          |
|              |                                         |                   |                |          |          |
|              |                                         |                   |                |          |          |
|              |                                         |                   |                |          |          |
|              |                                         |                   |                |          |          |
| =======      |                                         | ========          | =======        | ======== | =======  |
| *            | Low Level Synthesis                     | k                 | •              |          |          |
| =======      |                                         | =========         | =======        | ======== | ======== |
|              |                                         |                   |                |          |          |
|              |                                         |                   |                |          |          |
| Optimizing   | unit <fa></fa>                          |                   |                |          |          |
|              |                                         |                   |                |          |          |
| Mapping all  | equations                               |                   |                |          |          |
| Building and | d optimizing final netlist              |                   |                |          |          |
|              |                                         |                   | actual ratio   | s ic O   |          |
| i ouilu alea | constraint ratio of 100 (               | · J) OII DIOCK Id | , actual Fatil | ) is U.  |          |
|              |                                         |                   |                |          |          |
| Final Macro  | Processing                              |                   |                |          |          |

| Final Register Report                    |
|------------------------------------------|
| Found no macro                           |
|                                          |
|                                          |
| * Partition Report *                     |
|                                          |
| Partition Implementation Status          |
|                                          |
| No Partitions were found in this design. |
|                                          |
| * Final Report *                         |
| Final Results                            |
| RTL Top Level Output File Name : fa.ngr  |
| Top Level Output File Name : fa          |
| Output Format : NGC                      |
| Optimization Goal : Speed                |
| Keep Hierarchy : No                      |
|                                          |
| Design Statistics                        |
| # IOs : 5                                |

| Cell | Usage:           |             |                                         |
|------|------------------|-------------|-----------------------------------------|
| # BI | ELS              | : 2         |                                         |
| #    | LUT3             | : 2         |                                         |
| # IC | Buffers          | : 5         |                                         |
| #    | IBUF             | : 3         |                                         |
| #    | OBUF             | : 2         |                                         |
| ===  | ========         | =======     | :====================================== |
|      |                  |             |                                         |
| Dev  | rice utilization | summary:    |                                         |
|      |                  |             |                                         |
|      |                  |             |                                         |
| Sele | ected Device :   | 3s400pq20   | 8-5                                     |
|      |                  |             |                                         |
| Nu   | mber of Slices   | :           | 1 out of 3584 0%                        |
| Nu   | mber of 4 inpu   | ıt LUTs:    | 2 out of 7168 0%                        |
| Nu   | mber of IOs:     |             | 5                                       |
| Nu   | mber of bonde    | ed IOBs:    | 5 out of 141 3%                         |
|      |                  |             |                                         |
|      |                  |             |                                         |
| Par  | tition Resource  | e Summary   | :                                       |
|      |                  |             |                                         |
|      |                  |             |                                         |
| No   | Partitions we    | re found in | this design.                            |
|      |                  |             |                                         |
|      |                  |             |                                         |
|      |                  |             |                                         |
|      |                  |             |                                         |

\_\_\_\_\_\_

| GENERATED AFTER PLACE-and-ROUTE.                        |
|---------------------------------------------------------|
| Clock Information:                                      |
| No clock signals found in this design                   |
| Asynchronous Control Signals Information:               |
| No asynchronous control signals found in this design    |
| Timing Summary:                                         |
| Speed Grade: -5                                         |
| Minimum period: No path found                           |
| Minimum input arrival time before clock: No path found  |
| Maximum output required time after clock: No path found |
| Maximum combinational path delay: 7.824ns               |
| Timing Detail:                                          |
| All values displayed in nanoseconds (ns)                |
| Timing constraint: Default path analysis                |

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.

FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT

Total number of paths / destination ports: 6 / 2 Delay: 7.824ns (Levels of Logic = 3) Source: b (PAD) Destination: cot (PAD) Data Path: b to cot Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) IBUF:I->O 2 0.715 1.040 b\_IBUF (b\_IBUF) LUT3:I0->O 1 0.479 0.681 cot1 (cot\_OBUF) OBUF:I->O 4.909 cot\_OBUF (cot) -----Total 7.824ns (6.103ns logic, 1.721ns route) (78.0% logic, 22.0% route) \_\_\_\_\_\_ Total REAL time to Xst completion: 4.00 secs Total CPU time to Xst completion: 3.73 secs --> Total memory usage is 4493212 kilobytes Number of errors : 0 ( 0 filtered)

Number of warnings: 0 ( 0 filtered)

Number of infos : 0 ( 0 filtered)